Novel NOC Architecture for Designing and Implementing a Low Power Router using FPGA
Geethanjali N1, Rekha K. R2
1Geethanjali. N, Assistant Professor, Department of Electronics and Communication, Dr Ambedkar Institute of Technology, Bangalore (Karnataka), India.
2Dr. Rekha K. R, Professor, Department of Electrical Communication Engineering, SJBIT, Bengaluru (Karnataka), India.
Manuscript received on 15 September 2022 | Revised Manuscript received on 30 September 2022 | Manuscript Accepted on 15 October 2022 | Manuscript published on 30 October 2022 | PP: 8-13 | Volume-2 Issue-6 October 2022 | Retrieval Number: 100.1/ijdcn.F5026102622 | DOI: 10.54105/ijdcn.F5026.102622
Open Access | Ethics and Policies | Cite | Mendeley | Indexing and Abstracting
© The Authors. Published by Lattice Science Publication (LSP). This is an open access article under the CC-BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)
Abstract: The NOC architecture assumes critical detail at the same time as making plans correspondence frameworks to machine on chip. A noc engineering is higher-excellent over commonplace shipping, common delivery plan then crossbar interconnection layout intended for a on chip businesses. Improve a nice of provider, Throughput, Congestion and state of being inactive in a NoC, The proposed engineering steadily set up itself concerning device modules, as an instance, package deal based, transfer and statistics parcel size with the aid of various the states of correspondence additionally it is necessity at a run time. Within a network on Chip remained making use of stretched out XY calculation to development execution of correspondence. Proposed configuration work evades a halt then information misfortune in a manner with a assistance of this plan. It is able to accomplish low idleness with excessive statistics thru put. Inside this paper we are getting a beyond strategy and a proceed toward a dynamic reconfigurable transfer in a community on Chip without affecting SoC functionality. Reconfigurable VLSI engineering designed for a switch is a number one answer for a correspondence interface nature of management go adaptability of enterprise, value of chip. 2 The plan is created utilizing verilog HDL language and tried on modelsim to the useful rightness. An layout is created has to conquer a portion of the crucial systems administration issues like prevent and stay bolts. It is moreover executed and attempted on maximum latest Xilinx FPGA for the real execution. This paper affords the particular. Analysis and selection inside the dynamic reconfigurable router in a network on Chip.
Keywords: FPGA, X Y Algorithm, IP core, Router, NOC, On Chip Network.
Scope of the Article: Wireless Mesh Networks and Protocols